Please use this identifier to cite or link to this item:
http://localhost:80/xmlui/handle/123456789/7416
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | https://link.springer.com/article/10.1007/BF02973460 | - |
dc.contributor.author | Majumder, Subhashis | - |
dc.date.accessioned | 2023-03-23T05:03:55Z | - |
dc.date.available | 2023-03-23T05:03:55Z | - |
dc.date.issued | 2004 | - |
dc.identifier.uri | http://172.16.0.4:8085/heritage/handle/123456789/7416 | - |
dc.description.abstract | A new classification of path-delay fault testability in a combinational circuit is presented in terms of testability of stuck-at faults in an equivalent circuit. Earlier results describing correlation of path-delay and stuck-at faults are either incomplete, or use a complex model of equivalent circuit based on timing parameters. It is shown here that a path-delay fault (rising or falling) is testable if and only if certain single or multiple stuck-at fault in the equivalent circuit is testable. Thus, all aspects of path-delay faults related to testability under various classification schemes can be interpreted using the stuck-at fault model alone. The results unify most of the existing concepts and provide a better understanding of path-delay faults in logic circuits. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Hybrid | en_US |
dc.relation.ispartofseries | Vol : 19;Issue : 6 | - |
dc.title | A new classification of path-delay fault testability in terms of stuck-at faults | en_US |
dc.title.alternative | (In) Journal of Computer Science and Technology | en_US |
dc.type | Article | en_US |
Appears in Collections: | Computer Science And Engineering (Publications) |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.