Please use this identifier to cite or link to this item: http://localhost:80/xmlui/handle/123456789/7416
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorhttps://link.springer.com/article/10.1007/BF02973460-
dc.contributor.authorMajumder, Subhashis-
dc.date.accessioned2023-03-23T05:03:55Z-
dc.date.available2023-03-23T05:03:55Z-
dc.date.issued2004-
dc.identifier.urihttp://172.16.0.4:8085/heritage/handle/123456789/7416-
dc.description.abstractA new classification of path-delay fault testability in a combinational circuit is presented in terms of testability of stuck-at faults in an equivalent circuit. Earlier results describing correlation of path-delay and stuck-at faults are either incomplete, or use a complex model of equivalent circuit based on timing parameters. It is shown here that a path-delay fault (rising or falling) is testable if and only if certain single or multiple stuck-at fault in the equivalent circuit is testable. Thus, all aspects of path-delay faults related to testability under various classification schemes can be interpreted using the stuck-at fault model alone. The results unify most of the existing concepts and provide a better understanding of path-delay faults in logic circuits.en_US
dc.language.isoenen_US
dc.publisherHybriden_US
dc.relation.ispartofseriesVol : 19;Issue : 6-
dc.titleA new classification of path-delay fault testability in terms of stuck-at faultsen_US
dc.title.alternative(In) Journal of Computer Science and Technologyen_US
dc.typeArticleen_US
Appears in Collections:Computer Science And Engineering (Publications)

Files in This Item:
File Description SizeFormat 
2004.doc167.5 kBMicrosoft WordView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.