## COMPUTER ORGANIZATION AND ARCHITECTURE (CSEN 2202)

**Time Allotted : 3 hrs** 

1.

Figures out of the right margin indicate full marks.

Candidates are required to answer Group A and <u>any 5 (five)</u> from Group B to E, taking <u>at least one</u> from each group.

Candidates are required to give answer in their own words as far as practicable.

# Group – A (Multiple Choice Type Questions)

Choose the correct alternative for the following:

|        |                                                                                                                                                             |                                                                                                              |                    | 0             |                                               |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------|---------------|-----------------------------------------------|
| (i)    | (b) the next instr<br>(c) the address o                                                                                                                     | Register contains<br>f the next instruct<br>ruction to be exect<br>f the current instr<br>nstruction being e | uted<br>ruction    | being execu   |                                               |
| (ii)   | Load 50(R1), R5<br>(a) immediate ad<br>(c) indexed addr                                                                                                     | -                                                                                                            | add                | (b) relative  | le.<br>e addressing<br>t addressing mode      |
| (iii)  | Conflict miss can be totally eliminated, in case of(a) Direct mapping cache(b) Fully associative cache(c) Set Associative cache(d) Can never be eliminated. |                                                                                                              |                    |               |                                               |
| (iv)   | How many addre<br>16 memory chip<br>(a) 28                                                                                                                  |                                                                                                              | ed to ac<br>(c) 11 |               | memory location in 4096 ×<br>d)12.            |
| (v)    | Cycle Stealing happens in case of<br>(a) Programmed IO (b) Maska<br>(c) Non-Maskable Interrupt (d) DMA.                                                     |                                                                                                              |                    | ole Interrupt |                                               |
| (vi)   | A pipelined proce<br>(a) 4.5                                                                                                                                | essor has 6 stages.<br>(b) 7.5                                                                               | For 15<br>(c)10    |               | input tasks, the speedup is<br>(d) 20.        |
| (vii)  | Periodic refreshi<br>(a) SRAM                                                                                                                               | ng is required in<br>(b) DRAM                                                                                | (c) R              | ОМ            | (d) EPROM.                                    |
| (viii) | The total number<br>(a) 2                                                                                                                                   | c of 4 × 2 crossbar<br>(b) 4                                                                                 | module<br>(c) 6    | es required i | in a $4^2 \times 2^2$ delta network is (d) 8. |
|        |                                                                                                                                                             |                                                                                                              |                    |               |                                               |

Full Marks : 70

 $10 \times 1 = 10$ 

- The Exchange function  $E(a_{n-1} \dots a_1 a_0)$  is mathematically given by (ix) (a)  $a_{n-2} \dots a_1 a_0 a_{n-1}$ (b)  $a'_{n-1} \dots a_1 a_0$ (c)  $a_0 a_n a_{n-1} \dots a_1$ (d)  $a_{n-1} \dots a_1 a'_0$ Where  $a_0,a_1,a_2, \dots, a_n$  are binary numbers and the symbol (') denotes the complement
- From the entry in a segment table, it is understood that the segment #0 has a (x) base address 220 and length 400 words and the segment #1 has a base address 1000 and length 100 words. What are the physical addresses corresponding to the logical addresses Segment #0, Offset = 128 and Segment #1, Offset = 130 respectively? (a) 348, 1130 (b) TRAP, 1130

(c) 348, TRAP

(d) 1128, 350

## **Group-B**

- 2. (a) Evaluate the arithmetic statement  $X = (A^*B)/(C-D)$  in zero, three addresses machine instructions. [(CO1)(Understand/IOCQ)]
  - There are 50 registers, and total 55 instructions available in a general purpose (b) computer. The computer allows only 2-address instructions, where one operand can be a register and another can be a memory location. The memory is byte addressable with 64 KB (Kilo bytes) in size. What will be the minimum number of bits to encode the instruction? Give details of instruction format.

[(CO1)(Analyze/HOCQ)]

(c) Differentiate between Hardwired and Microprogrammed control unit.

[(CO1)(Analyze/IOCQ)] 4 + 4 + 4 = 12

- In a PC-relative addressing mode, there is a "BR 15" instruction at the word 3. (a) address 102  $F_{16}$  of the memory. If the instruction length is 1 word, what will be the content of the Program Counter after execution of the instruction? (Assume the number 15 in the instruction is in decimal). [(CO1)(Analyse/IOCQ)]
  - Why Indexed Addressing Mode is useful? (b) [(CO1)(Understand/LOCQ)]
  - Which type of Instruction Set Architecture does a RISC have? (c) (i)

(ii) RISC computers are less costly compared to CISC. Why?

[(CO1)(Understand/LOCQ)]

In the following instructions, the destination is at the left of the source registers/ (d) memory locations/ data. Initially, registers R1 and R2 contain 800 and 700 respectively. Memory location 1000 contains 600. Assuming all the number given are in decimal, find out the contents of the (i) registers R2, R3 and R4, after execution of the instructions, (ii) effective address of the memory operand for the LOAD instruction and the (iii) addressing modes in case of each of the following instructions?

MOVE R4, #150 LOAD R3, 50(R1, R4) ADD R2, R3.

[(CO1)(Evaluate/HOCQ)] 2 + 1 + 2 + 7 = 12

# Group - C

4. (a) (i) State one reason why Write-back policy is better than Write-through Policy. (ii) "In case of Direct Mapping Cache, no replacement policy is required". Justify.

[(CO3)(Understand/LOCQ)]

- (b) Briefly describe, with example, one software technique to reduce Cache Miss Rate. [(CO3)(Remember/LOCQ)]
- (c) A computer has 64 K Words of main memory and 1K Words of cache. The block size is 128 words.
  - (i) Find out the number of cache lines and the number of memory blocks.
  - (ii) Draw the address partition, clearly showing the tag bits, cache line bits, and word offset bits for a direct mapped cache. [(CO3)(Analyze/IOCQ)]
- (d) Consider the following Segment Table.

| Segment # | <b>Base Address</b> | Segment Length    |
|-----------|---------------------|-------------------|
| 0         | 319 <sub>16</sub>   | 69 <sub>16</sub>  |
| 1         | $1234_{16}$         | ADD <sub>16</sub> |
|           |                     |                   |

Find out the physical addresses corresponding to the following logical addresses? (i) 0, 43<sub>16</sub> (ii) 1, BAD<sub>16</sub> [(CO3)(Evaluate/HOCQ)]

(e) Mention the steps followed by the CPU, when an external device interrupts the CPU. [(CO4)(Understand/IOCQ)]

(1+1) + 3 + 3 + 2 + 2 = 12

- 5. (a) A hierarchical Cache-MS memory has the following specifications:
  - Cache access time of 90 ns;
  - Main memory access time of 500 ns;
  - 80% of memory references are for read and 20% for writes;
  - The hit ratio of 0.9 for read accesses and 0.80 for write access for cache.
  - (i) Compute effective memory access time for read.
  - (ii) Compute Average memory access times for both read and write considering write through policy. [(CO3)(Understand/HOCQ)]
  - (b) Differentiate between the concept of Memory mapped I/O and I/O mapped I/O.

[(CO4)(Analyze /LOCQ)]

(c) Explain DMA operation to transfer of block of data between memory and peripherals with diagram? [(CO4)(Understand/LOCQ)]

5 + 3 + 4 = 12

## Group - D

6. (a) Consider the following Reservation Table.

|    | 1 | 2 | 3 | 4 | 5 | 6 |
|----|---|---|---|---|---|---|
| S1 | X |   |   |   |   | Х |
| S2 |   | Х |   | Х |   |   |
| S3 |   |   | Х |   | Х |   |

- (i) Draw a neat diagram of the corresponding Pipelined processor, showing the input, output and various stages alongwith the interconnection between the stages.
- (ii) Determine the set of Forbidden Latencies, and the Initial Collision Vector.

**CSEN 2202** 

- (iii) Draw the state diagram for scheduling the pipeline, showing the steps for at least one state.
- (iv) List all simple cycles and point out the Greedy cycle.
- (v) Determine the Minimum Average Latency (MAL) of the pipeline? Find out the lower and upper bounds of MAL. *[(CO2,CO6)(Create,Evaluate/HOCQ)]*

2 + 2 + 3 + 2 + 3 = 12

7. Explain Gather and Scatter instructions in Vector processing. (a)

[(CO5)(Remember/IOCQ)] Explain vector chaining and vector stride using examples. [(CO5)(Remember/IOCQ)] What is Strip Mining? [(CO5)(Remember/LOCQ)] Consider a 4 segments pipeline with 10 ns clock period. Find out speedup for 200 tasks. [(CO2)(Remember/IOCQ)]

3 + 4 + 2 + 3 = 12

## **Group - E**

Illustrate the necessity of data routing in an array processor by showing the 8. (a) execution details to compute

 $S(k) = \sum_{i=0}^{k} A_i$  for k = 0, 1, ....., (n-1). [(CO6)(Analyse/IOCQ)]

Consider two sorted sequences {10, 21, 47, 89} and {19, 35, 63, 72}. Load these (b) numbers on a linear array of 8 Processing Elements (PEs). With the help of diagrams, show the various operations performed in the Batcher's odd-even merge sort algorithm to sort these numbers in ascending order.

[(CO6)(Apply,Analyse/IOCQ)]

Taking an example, show how a perfect shuffle can be implemented by a (c) sequence of 'Interchange' operations. [(CO6)(Analyse/IOCQ)]

5 + 5 + 2 = 12

- 9. (a) Describe the Omega and Crossbar interconnection network with diagram. [(CO5)(Understand/LOCQ)]
  - State the factors which affect the performance of an interconnection network. (b) [(CO5)(Analyze/IOCQ)]

8 + 4 = 12

| Cognition Level         | LOCQ | IOCQ | HOCQ |
|-------------------------|------|------|------|
| Percentage distribution | 26   | 42.7 | 31.3 |

#### **Course Outcome (CO):**

(b)

(c)

(d)

After the completion of the course students will be able to

CSEN2202.1 Understand the basic organization of computer and different instruction formats and addressing modes.

**CSEN2202.2** Analyze the concept of pipelining, segment registers and pin diagram of CPU.

**CSEN2202.3** Understand and analyze various issues related to memory hierarchy.

CSEN2202.4 Understand various modes of data transfer between CPU and I/O devices.

**CSEN2202.5** Examine various inter connection structures of multi-processor.

**CSEN2202.6** Design architecture with all the required properties to solve state-of-the-art problems.

\*LOCQ: Lower Order Cognitive Question; IOCQ: Intermediate Order Cognitive Question; HOCQ: Higher Order Cognitive Question.