#### VLSI IC FABRICATION (VLSI 5132)

**Time Allotted : 3 hrs** 

Figures out of the right margin indicate full marks.

# Candidates are required to answer Group A and <u>any 5 (five)</u> from Group B to E, taking <u>at least one</u> from each group.

Candidates are required to give answer in their own words as far as practicable.

Group – A (Multiple Choice Type Questions)

| 1. | Choose the correct alternative for the following: |                                                                                                                                                                                                                                                                                                                    |                                            |                                   | $10 \times 1 = 10$     |  |  |
|----|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------|------------------------|--|--|
|    | (i)                                               | Oxidation is used for<br>(a) isolation                                                                                                                                                                                                                                                                             | r<br>(b) interconnection                   | (c) doping                        | (d) packaging.         |  |  |
|    | (ii)                                              | What kind of substra<br>(a) Insulating                                                                                                                                                                                                                                                                             | ate is provided above th<br>(b) Conducting | e barrier to dopan<br>(c) Silicon |                        |  |  |
|    | (iii)                                             | Optical masking is u<br>(a) pattern transfer                                                                                                                                                                                                                                                                       | sed for<br>(b) protection                  | (c) cleaning                      | (d) none of the above. |  |  |
|    | (iv)                                              | <ul> <li>The damage in the ion-implanted sample is primarily due to</li> <li>(a) electronic stopping</li> <li>(b) nuclear stopping</li> <li>(c) a combination of electronic and nuclear stopping</li> <li>(d) none of the above.</li> </ul>                                                                        |                                            |                                   |                        |  |  |
|    | (v)                                               | <ul> <li>In semiconductor manufacturing, "lithography" is used</li> <li>(a) To dope semiconductors</li> <li>(b) To deposit amorphous films on semiconductors</li> <li>(c) To deposit polycrystalline films on semiconductors</li> <li>(d) To produce patterns in the films deposited on semiconductors.</li> </ul> |                                            |                                   |                        |  |  |
|    | (vi)                                              | Photoresist layer is                                                                                                                                                                                                                                                                                               | formed using                               |                                   | 1                      |  |  |

Full Marks: 70

(a) high sensitive polymer(c) polysilicon

(vii) Interconnection pattern is made on(a) polysilicon layer(c) metal layer

(b) light sensitive polymer(d) silicon di oxide.

(b) silicon dioxide layer(d) diffusion layer.

(viii) Which of the following processes is used to form a deep junction?
(a) Ion implantation
(b) Diffusion
(c) Etching
(d) Oxidation.

1



#### M.TECH/VLSI/1<sup>ST</sup> SEM/VLSI 5132/2022

- Ion implantation is a technique to (ix)
  - (a) dope a semiconductor
  - (b) deposit an insulating layer on a semiconductor
  - (c) deposit a metallic layer on a semiconductor
  - (d) deposit a metallic layer on an insulator.
- What are the types of oxidation? (X)
  - (a) Dry oxidation

(b) Wet oxidation

(c) Both (a) & (b)

(d) None of the above.

## **Group - B**

- 2. (a) What is the meaning of "segregation coefficient"? Explain its effect on the Czochralski growth of Silicon. [(CO2)(Analyze/IOCQ)]
  - (b) Prove that the oxide growth rate is linear parabolic in thermal oxidation.
  - Write a short note on 'clean rooms'. (C)

```
[(CO2)(Create/HOCQ)]
[(CO1)(Remember/LOCQ)]
```

```
4 + 5 + 3 = 12
```

- Compare the size of bacteria and virus, that causes killing defects in the 16 K and 64 3. (a) [(CO1)(Analyze/IOCQ)] DRAM chips.
  - (b) "Photolithography preferred to be done in a class-10 clean room and in yellow light": Justify the statement. [(CO3)(Evaluate/HOCQ)] [(CO2)(Understand/LOCQ)]
  - "Larger the crystal, smaller the pull rate" Explain. (C)

4 + 4 + 4 = 12

## Group - C

4. (a) Write and summarize the stopping mechanism in ion implantation.

[(CO4)(Synthesis/IOCQ)]

Explain that the Reynold number is important for epitaxial growth? (b)

[(CO2)(Evaluate/HOCQ)] [(CO2)(Knowledge/LOCQ)]

Illustrate the physical cleaning process for Si-wafer. (C)

```
4 + 4 + 4 = 12
```

5. (a) Calculate the percent of molecules that suffer collisions during travel from a source to the substrate in a deposition system at 0.5 Pa and 10<sup>-4</sup> Pa. The source to substrate

distance is 50 cm. Assume a typical molecular diameter of 3 angstrom. [(CO4)(Evaluate/HOCQ)] What are the advantages of thermal oxidation? What is transverse straggle? (b) [(CO2)(Remember/LOCQ)] 6 + 6 = 12

#### **Group - D**

Give two important reasons why lithography is one of the most critical technologies 6. (a) in semiconductor manufacturing? What are the basic steps in a lithography [(CO3)(Remember/LOCQ)] sequence?



#### M.TECH/VLSI/1<sup>ST</sup> SEM/VLSI 5132/2022

In optical lithography, which parameter fundamentally determines the minimum (b)[(CO3)(Evaluate/HOCQ)] resolvable feature size? Explain your answer briefly. (2+5)+5=12

Describe the Fick's 1<sup>st</sup> law and 2<sup>nd</sup> law of diffusion? Illustrate the influential 7. (a) parameters to control the diffusion rate of impurities into semiconductor lattice? [(CO4)(Remember/LOCQ)] Illustrate and outline the advantages of thermal oxidation? What is transverse (b) [(CO4)(Analyze/IOCQ)] straggle? (3+3) + (3+3) = 12

#### **Group - E**

- What is epitaxy? [(CO5)(Remember/LOCQ)] 8. (a) Why is epitaxial growth necessary during device fabrication? [(CO5)(Apply/IOCQ)] (b) [(CO5)(Analyze/IOCQ)] Discuss the sputtering technique of film deposition. (C) 3 + 3 + 6 = 12
- Explain in details the n-well fabrication process. What is self aligned gate? 9. (a)

[(CO6)(Remember/LOCQ)] What do you mean by Thin Film? Give some example of Thin Film technology. (b)

[(CO5)(Understand/LOCQ)] (4+2) + (2+4) = 12

| Cognition Level         | LOCQ  | IOCQ  | HOCQ  |
|-------------------------|-------|-------|-------|
| Percentage distribution | 48.95 | 30.20 | 20.83 |

## **Course Outcome (CO):**

After the completion of the course students will be able to

- 1. Students will learn clean room concepts
- 2. Students will learn individual fabrication steps
- 3. Students will learn Pattern Transfer to Si from Mask using Lithography
- 4. Student will learn semiconductor doping techniques
- 5. Student will learn planner MOSFET fabrication process
- 6. Student will learn SOI fabrication Technology

\*LOCQ: Lower Order Cognitive Question; IOCQ: Intermediate Order Cognitive Question; **HOCQ: Higher Order Cognitive Question** 

