# B.TECH/ECE/5<sup>TH</sup> SEM/ECEN 3104(BACKLOG)/2020 MICROPROCESSORS, MICROCONTROLLERS AND SYSTEMS (ECEN 3104)

#### **Time Allotted : 3 hrs**

Full Marks: 70

Figures out of the right margin indicate full marks.

# Candidates are required to answer Group A and <u>any 5 (five)</u> from Group B to E, taking <u>at least one</u> from each group.

Candidates are required to give answer in their own words as far as practicable.

## Group – A (Multiple Choice Type Questions)

1. Choose the correct alternative for the following: **10 × 1 = 10** 

| (i)   | Which bus is a bidirectional bus?<br>(a) address bus<br>(c) address bus and data bus                                                                                                                          | (b) data bus<br>(d) none of the above.                                                          |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|
| (ii)  | The cycle required to fetch and execute an<br>microprocessor is which one of the following<br>(a) Clock cycle                                                                                                 | required to fetch and execute an instruction in an 8085<br>essor is which one of the following? |  |  |
|       | (c) Memory cycle                                                                                                                                                                                              | (d) Instruction cycle.                                                                          |  |  |
| (iii) | A microprocessor is said to be 8 bit. 16 bit etc. depending on its                                                                                                                                            |                                                                                                 |  |  |
| ()    | (a) address bus                                                                                                                                                                                               | (b)data bus                                                                                     |  |  |
|       | (c) control bus                                                                                                                                                                                               | (d)ALU.                                                                                         |  |  |
| (iv)  | <ul> <li>The instruction XCHG exchanges the content</li> <li>(a) Accumulator and HL Pair</li> <li>(b) HL pair and BC pair</li> <li>(c) HL pair and DE pair</li> <li>(d) HL pair and Flag Register.</li> </ul> | nts of                                                                                          |  |  |
| (v)   | In 8085, TRAP is<br>(a) always maskable<br>(b) can't interrupt a service sub-routine<br>(c) use for temporary power failure<br>(d) lowest priority interrupt.                                                 |                                                                                                 |  |  |

| <b>B.TECH/ECE/5</b> | TH SEM/ECEN 310                | 4(BACKLOG)/202    | 0                    |                     |  |
|---------------------|--------------------------------|-------------------|----------------------|---------------------|--|
| (vi)                | If the crystal v               | with 8085 is 2    | MHZ, the time req    | uired to execute an |  |
|                     | instruction of                 | 20 T states is    |                      |                     |  |
|                     | (a) 20µS                       | (b)10µS           | (c)40µS              | (d)5µS.             |  |
| (vii)               | 8259 is                        |                   |                      |                     |  |
|                     | (a) programm                   | able DMA contr    | oller                |                     |  |
|                     | (b) programm                   | able interval tir | ner                  |                     |  |
|                     | (c) programm                   | able interrupt o  | ontroller            |                     |  |
|                     | (d) none of the                | ese.              |                      |                     |  |
| (viii)              | What is SIM?                   |                   |                      |                     |  |
| (viii)              | (a) Select Inte                | rrunt Mask        | (b) Sorti            | ng Interrunt Mask   |  |
|                     | (c) Set Interru                | pt Mask           | (d) None             | e of these.         |  |
|                     |                                | <b>F</b>          |                      |                     |  |
| (IX)                | HLT opcode m                   | ieans             |                      |                     |  |
|                     | (a) Load data                  | to the accumula   | tor                  |                     |  |
|                     | (b) Store result in the memory |                   |                      |                     |  |
|                     | (c) Load accur                 | nulator with the  | e contents of the re | egister             |  |
| ()                  | (d) End of the                 | program.          |                      |                     |  |
| (X)                 | Program Cou                    | nier is used      | of starly            |                     |  |
|                     | (a) to store the               | e address of top  | OI STACK             |                     |  |
|                     | (b) to store the instructions  |                   |                      |                     |  |
|                     | (c) to point the               | e address of the  | next instruction     |                     |  |
|                     | (a) none of the                | e above.          |                      |                     |  |

#### Group – B

- 2. (a) Draw and explain the register section of 8085.
  - (b) Why is the data bus bidirectional? Why are the program counter and the stack pointer 16-bit registers? How does the microprocessor differentiate between a data and an instruction?

(2+4) + (2+2+2) = 12

- 3. (a) Draw the Flag register of 8085.Mention the conditions under which each of the flags goes to Set state.
  - (b) What are the functions of ALE, INTR and READY signals?

(2 + 4) + 6 = 12

## Group – C

- 4. (a) Describe briefly the interrupt system of 8085.What is the function of the SIM instruction?
  - (b) Illustrate the steps and timing of data flow when the instruction and data with codes (MVI A, 40H: 3EH and 40H) stored in location 8000H and 8001H, is being fetched. If the clock frequency is 5 MHz, how much time is required to execute this instruction?

(4+2)+6=12

- 5. (a) Distinguish clearly between memory mapped I/O and Peripheral mapped I/O.
  - (b) Explain the operations of BIU and EU present in 8086 microprocessor.

6 + 6 = 12

# Group – D

- 6. (a) Describe the control word register of 8254 Programmable Interval Timer.
  - (b) Write a BSR control word subroutine to set bits  $PC_7$  and  $PC_3$  and reset them after 10 ms. Assume that a delay subroutine is available and Hex address of Port A = 80 H.

6 + 6 = 12

- 7. (a) What is the purpose of the operational command words of 8259? Explain the ICW1 format and its significance.
  - (b) What do you mean by Mode 0, Mode 1 & Mode 2 for 8255 PPI chip?
  - (c) Write down the control word for the following in Mode 0 : Port A = Input, Port B = Not used, Port C<sub>U</sub> = Input, Port C<sub>L</sub>= Output.

(2+4) + (3+3) = 12

#### B.TECH/ECE/5<sup>TH</sup> SEM/ECEN 3104(BACKLOG)/2020

## Group – E

- 8. (a) Explain the difference between polling and interrupt with respect to 8051 microcontroller.
  - (b) Describe the program status word register of 8051 microcontroller?

6 + 6 = 12

- 9. (a) Explain the interrupt system of 8051 microcontroller.
  - (b) How many addressing modes are supported by 8051 microcontroller? Discuss the addressing modes with an example of each type?

6 + (2 + 4) = 12

| Department & Section | Submission Link                                                     |
|----------------------|---------------------------------------------------------------------|
| ECE                  | https://classroom.google.com/w/Mjc0MTg2NTE2NTEw/tc/Mjc0MTcxMDAxMzcx |